# Write up- Lab6 Simranpreet Kaur May 20, 2022 Lab Section C

#### Objective:

The objective of this lab was to design a state machine for a game where we would be using signals to count the number of turkeys crossing the sensors which are simulated by our buttons. The sensors are high by default but when a turkey crosses either or both sensors, the output becomes low. If the turkey crosses right to left, we increment the count by one. If the turkey crosses left to right, we decrement the count by 1, and if the turkey does not cross both sensors all the way, the counter stays the same.

# Methods and Design:

In order to complete this lab, I imported many old modules from previous labs and also built new modules which include:

- State machine: the state machine takes the sensor inputs and sends outputs to control the turkey and time counters. These outputs will be displayed on the 7 segment display
- Turkey Counter: 8-bit counter that counts up and down
- Time Counter: 8-bit counter that keeps track of time using gsec

# Top Level:

In my top level, I called all the modules that needed to be connected and made wires for all their outputs. In my top level, I also included the anode logic where I had to make sure that the leftmost anode (an[3]) only displays the time counter, an[2] only displays the negative sign if needed, and an[1] and an[0] display the turkey counter. My LED's 9 and 15 were set to ~btnR and ~btnL respectively. The logic for negatives using muxes, and the logic for implementing two's complement were also written in my top.

Top Level Diagram:



# State Machine:

I have a state diagram with 7 states starting from Idle which can either go in the sequence of Right, Both, Left from right to increment a point, or Left, Both, Right from Left to decrement a point. In detail, the way the state machine works is that you start from Idle state where the btnL and btnR buttons are set high for me in order to keep LED15 and LED9 on by default. From there, if the turkey comes from the right, which means only the buttonL is high, it will go into the right state. From the right state it can go back to idle state, or the turkey can go into the both state where none of the two buttons are high because both sensors can sense the turkey being in the middle. Then comes the left state where only the left button senses the turkey which means the turkey successfully crossed the full path and we can go back to idle state and increment our turkey counter by one. Another route the turkey can take is to start from the Left State but the only difference is that if the turkey successfully passes the path from left to right, we decrement the counter by 1.

# State Machine Equations:

$$D0 = (Q4 * (\sim btnL \& \sim btnR)) + (Q3 * (\sim btnL \& \sim btnR)) + (Q6 * (\sim btnL \& \sim btnR)) + (Q1 * (\sim btnL \& \sim btnR)) + (Q0 * (\sim btnL \& \sim btnR))$$

$$D1 = (Q0 * (\sim btnL \& btnR)) + (Q1 * (\sim btnL \& btnR)) + (Q2 * (\sim btnL \& btnR))$$

$$D2 = (Q3 * (btnL \& btnR)) + (Q1 * (btnL \& btnR)) + (Q2 * (btnL \& btnR))$$

$$D3 = (Q3 * (btnL & \sim btnR)) + (Q2 * (btnL & \sim btnR))$$

$$D4 = (Q0 * (btnL & \sim btnR)) + (Q4 * (btnL & \sim btnR)) + (Q5 * (btnL & \sim btnR))$$

$$D5 = (Q6 * (btnL \& btnR)) + (Q4 * (btnL \& btnR)) + (Q5 * (btnL \& btnR))$$

$$D6 = (Q6 * (\sim btnL \& btnR)) + (Q5 * (\sim btnL \& btnR))$$

# State Machine Diagram:



# **Turkey Counter:**

The turkey counter is an 8 bit counter that keeps track of the turkey's movement. It can either go up or down depending on whether the turkey moves from left to right or right to left. In order to decrement into the negatives we had to implement 2's complement logic in our code to make sure that the numbers decrease as binary 0, -1, -2, -3, etc.

# Time Counter:

The time counter is also an 8-bit counter that tracks the time from when one of the sensors detects a turkey. The timer only resets once both buttonL and buttonR go back to high, which means that none of the sensors detect a turkey.

#### Results:

# **Testing and Simulation:**

To debug and test my code, I built a simulation for my top module and for my state machine to avoid small errors that may take a while to debug.

# Simulation for Top Module:



# Simulation for State Machine:



This is an example of my state machine before I fixed my btnU reset button.

# **Conclusion:**

In conclusion, this game was created to learn how to implement state machines, use two's complement to ensure we are decrementing correctly in binary form, and to learn about sensory inputs with the simulation of buttons. Overall this lab was interesting and fun to create but the only thing that was overwhelming was spending ours debugging small errors I made here and there. At some point I had to rewrite my state machine to ensure I was doing it right. I kept testing my simulations for the state machine when my problem was in my counter module. From this I learned how crucial simulations are since they can save you a lot of time

#### **Appendix:**



```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 04/21/2022 01:43:56 PM
// Design Name:
// Module Name: countUD4L
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module countUD4L(
  input clk,
  input Up,
  input Dw,
  input enable,
  input reset,
  output [3:0] Q,
  output UTC,
  output DTC
  );
  wire [3:0] D, U;
  wire [3:0] out;
```

```
assign UTC = Q[0] \& Q[1] \& Q[2] \& Q[3];
   assign DTC = \sim Q[0] \& \sim Q[1] \& \sim Q[2] \& \sim Q[3];
   assign enable = (Dw ^ Up);
   FDRE \#(.INIT(1'b0)) Q0 FF (.C(clk), .CE(enable), .Q(Q[0]),
.D(out[0]));
   FDRE \#(.INIT(1'b0)) Q1 FF (.C(clk), .CE(enable), .Q(Q[1]),
.D(out[1]));
   FDRE \#(.INIT(1'b0)) Q2 FF (.C(clk), .CE(enable), .Q(Q[2]),
.D(out[2]));
   FDRE \#(.INIT(1'b0)) Q3 FF (.C(clk), .CE(enable), .Q(Q[3]),
.D(out[3]));
   // increment
   assign U[0] = Q[0] ^ enable;
   assign U[1] = Q[1] ^ (Q[0] \& enable);
                                                             // Q[1]
XOR 0[0]
   assign U[2] = Q[2] ^ (Q[1] & Q[0] & enable);
                                                            //Q[2]
XOR (Q[1] AND Q[0])
   XOR (Q[1] AND Q[0] AND Q[3])
   //decrement
   assign D[0] = Q[0] ^ enable;
   assign D[1] = Q[1] ^ (\sim Q[0] \& enable);
   // Q[1] XOR Q[0]
   assign D[2] = Q[2] ^ (\sim Q[1] \& \sim Q[0] \& enable);
   // Q[2] XOR (Q[1] AND Q[0])
   assign D[3] = Q[3] ^ (\sim Q[2] & \sim Q[1] & \sim Q[0] & enable);
    // Q[3] XOR (Q[1] AND Q[0] AND Q[3])
   assign out [0] = ((U[0] \& Up \& \sim Dw) | (D[0] \& \sim Up \& Dw));
   assign out[1] = ((U[1] \& Up \& ~Dw) | (D[1] \& ~Up \& Dw));
   assign out [2] = ((U[2] \& Up \& ~Dw) | (D[2] \& ~Up \& Dw));
   assign out[3] = ((U[3] \& Up \& ~Dw) | (D[3] \& ~Up \& Dw));
endmodule
```



```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 04/21/2022 01:43:56 PM
// Design Name:
// Module Name: countUD4L
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module countUD8L(
   input clk,
   input enable,
   input R,
  output [7:0] Q,
  output UTC,
  output DTC
   );
  wire [7:0] D, U;
  assign UTC = Q[0] \& Q[1] \& Q[2] \& Q[3] \& Q[4] \& Q[5] \& Q[6] &
Q[7];
```

```
assign DTC = \sim Q[0] \& \sim Q[1] \& \sim Q[2] \& \sim Q[3] \& \sim Q[4] \& \sim Q[5] \&
~Q[6] & ~Q[7];
   FDRE \#(.INIT(1'b0)) Q0 FF (.C(clk), .R(R), .CE(enable),
.Q(Q[0]), .D(U[0]);
   FDRE \#(.INIT(1'b0)) Q1 FF (.C(clk), .R(R), .CE(enable),
.Q(Q[1]), .D(U[1]);
   FDRE \#(.INIT(1'b0)) Q2 FF (.C(clk), .R(R), .CE(enable),
.Q(Q[2]), .D(U[2]);
   FDRE \#(.INIT(1'b0)) Q3 FF (.C(clk), .R(R), .CE(enable),
.Q(Q[3]), .D(U[3]));
   FDRE \#(.INIT(1'b0)) Q4 FF (.C(clk), .R(R), .CE(enable),
.Q(Q[4]), .D(U[4]));
   FDRE \#(.INIT(1'b0)) Q5 FF (.C(clk), .R(R), .CE(enable),
.Q(Q[5]), .D(U[5]);
   FDRE \#(.INIT(1'b0)) Q6 FF (.C(clk), .R(R), .CE(enable),
.Q(Q[6]), .D(U[6]);
   FDRE \#(.INIT(1'b0)) Q7 FF (.C(clk), .R(R), .CE(enable),
.Q(Q[7]), .D(U[7]));
   // increment
   assign U[0] = Q[0] ^ enable;
   assign U[1] = Q[1] ^ (Q[0] \& enable);
                                                          // Q[1]
XOR Q[0]
   assign U[2] = Q[2] ^ (Q[1] & Q[0] & enable);
                                                         //Q[2]
XOR (Q[1] AND Q[0])
   XOR (Q[1] AND Q[0] AND Q[3])
   assign U[4] = Q[4] ^ (Q[3] & Q[2] & Q[1] & Q[0] & enable);
   assign U[5] = Q[5] ^ (Q[4] & Q[3] & Q[2] & Q[1] & Q[0] &
enable);
   assign U[6] = Q[6] ^ (Q[5] & Q[4] & Q[3] & Q[2] & Q[1] & Q[0] &
enable);
   assign U[7] = Q[7] ^ (Q[6] & Q[5] & Q[4] & Q[3] & Q[2] & Q[1] &
Q[0] \& enable);
   //decrement
```

```
assign D[0] = Q[0] ^ enable;
assign D[1] = Q[1] ^ (~Q[0] & enable);

// Q[1] XOR Q[0]
assign D[2] = Q[2] ^ (~Q[1] & ~Q[0] & enable);

// Q[2] XOR (Q[1] AND Q[0])
assign D[3] = Q[3] ^ (~Q[2] & ~Q[1] & ~Q[0] & enable);

// Q[3] XOR (Q[1] AND Q[0] AND Q[3])
assign D[4] = Q[4] ^ (~Q[3] & ~Q[2] & ~Q[1] & ~Q[0] & enable);
assign D[5] = Q[5] ^ (~Q[4] & ~Q[3] & ~Q[2] & ~Q[1] & ~Q[0] & enable);
assign D[6] = Q[6] ^ (~Q[5] & ~Q[4] & ~Q[3] & ~Q[2] & ~Q[1] & ~Q[0] & ~Q[0] & enable);
assign D[7] = Q[7] ^ (~Q[6] & ~Q[5] & ~Q[4] & ~Q[3] & ~Q[2] &
```



```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 04/12/2022 01:44:49 PM
// Design Name:
// Module Name: full adder
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module full adder(
   input a,
   input b,
   input cin,
   output cout,
  output sum
   );
  m4 \ 1 \ mux \ s \ (.inp(\{1'b1,cin,cin,1'b0\}), .sel(\{a,b\}), .o(cout));
  m4 1 mux c (.inp({cin, ~cin, ~cin, cin}), .sel({a, b}),
.o(sum));
```



```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 05/03/2022 02:36:09 PM
// Design Name:
// Module Name: hex7seg
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module hex7seg(
input [3:0] n,
   output [6:0] seg
   );
   m8 1 m1 (.inp({1'b0, n[0], n[0], 1'b0, 1'b0, ~n[0], 1'b0,
n[0]), .sel({n[3], n[2], n[1]}), .o(seg[0]));
   m8 1 m2 (.inp(\{1'b1, \sim n[0], n[0], 1'b0, \sim n[0], n[0], 1'b0,
1'b0}), .sel({n[3], n[2], n[1]}), .o(seg[1]));
   m8 1 m3 (.inp({1'b1, ~n[0], 1'b0, 1'b0, 1'b0, 1'b0, ~n[0],
1'b0}), .sel(\{n[3], n[2], n[1]\}), .o(seg[2]));
   m8 \ 1 \ m4 \ (.inp({n[0], 1'b0, \sim n[0], n[0], n[0], \sim n[0], 1'b0,}
n[0]), .sel({n[3], n[2], n[1]}), .o(seg[3]));
```

```
m8_1 m5 (.inp({1'b0, 1'b0, 1'b0, n[0], n[0], 1'b1, n[0],
n[0]}), .sel({n[3], n[2], n[1]}), .o(seg[4]));
    m8_1 m6 (.inp({1'b0, n[0], 1'b0, 1'b0, n[0], 1'b0, 1'b1,
n[0]}), .sel({n[3], n[2], n[1]}), .o(seg[5]));
    m8_1 m7 (.inp({1'b0, ~n[0], 1'b0, 1'b0, n[0], 1'b0, 1'b0,
1'b1}), .sel({n[3], n[2], n[1]}), .o(seg[6]));
```



```
`timescale 1ns / 1ps
////////////////
// Company:
// Engineer:
//
// Create Date: 04/12/2022 01:59:04 PM
// Design Name:
// Module Name: incrementer
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module incrementer (
   input [7:0] in a,
   input [1:0] in b,
   output [7:0] sum
   );
   wire [7:0] w;
   full adder add1 (.a(in a[0]), .b(in b[0]), .cin(1'b0),
.cout(w[0]), .sum(sum[0]));
   full adder add2 (.a(in a[1]), .b(in b[1]), .cin(w[0]),
.cout(w[1]), .sum(sum[1]));
```

```
full_adder add3 (.a(in_a[2]), .b(1'b0), .cin(w[1]),
.cout(w[2]), .sum(sum[2]));
   full_adder add4 (.a(in_a[3]), .b(1'b0), .cin(w[2]),
.cout(w[3]), .sum(sum[3]));
   full_adder add5 (.a(in_a[4]), .b(1'b0), .cin(w[3]),
.cout(w[4]), .sum(sum[4]));
   full_adder add6 (.a(in_a[5]), .b(1'b0), .cin(w[4]),
.cout(w[5]), .sum(sum[5]));
   full_adder add7 (.a(in_a[6]), .b(1'b0), .cin(w[5]),
.cout(w[6]), .sum(sum[6]));
   full_adder add8 (.a(in_a[7]), .b(1'b0), .cin(w[6]),
.cout(w[7]), .sum(sum[7]));
```



```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 04/11/2022 03:00:32 PM
// Design Name:
// Module Name: m4 1
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module m4 1(
   input [1:0] sel,
   input [3:0] inp,
  output o
   );
  assign o = ((\sim sel[0] \& \sim sel[1] \& inp[0]) | (\sim sel[1] \& sel[0] \& inp[1])
| (sel[1]&~sel[0]&inp[2]) | (sel[1]&sel[0]&inp[3]));
endmodule
```



```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 05/03/2022 02:39:33 PM
// Design Name:
// Module Name: m8 1
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module m8 1(
   input [2:0] sel,
   input [7:0] inp,
   output o
   );
   assign o = ((\sim sel[2] \& \sim sel[1] \& \sim sel[0] \& inp[0])
(~sel[2]&~sel[1]&sel[0]&inp[1])
   (~sel[2]&sel[1]&~sel[0]&inp[2])
(~sel[2]&sel[1]&sel[0]&inp[3]) | (sel[2]&~sel[1]&~sel[0]&inp[4])
   (sel[2]&~sel[1]&sel[0]&inp[5]) | (sel[2]&sel[1]&~sel[0]&inp[6])
(sel[2]&sel[1]&sel[0]&inp[7]));
endmodule
```



```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 04/12/2022 10:08:10 PM
// Design Name:
// Module Name: m2 1x8
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module m2 1x8(
   input [7:0] in0,
   input [7:0] in1,
   input sel,
   output [7:0] o
   );
   assign o[0] = (in0[0] \& \sim sel) | (in1[0] \& sel);
   assign o[1] = (in0[1] \& \sim sel) | (in1[1] \& sel);
   assign o[2] = (in0[2] \& \sim sel) | (in1[2] \& sel);
   assign o[3] = (in0[3]\&\sim sel) | (in1[3]\&sel);
   assign o[4] = (in0[4] \& \sim sel) | (in1[4] \& sel);
   assign o[5] = (in0[5] \& \sim sel) | (in1[5] \& sel);
```

```
assign o[6] = (in0[6] \& \sim sel) | (in1[6] \& sel);
assign o[7] = (in0[7] \& \sim sel) | (in1[7] \& sel);
```



```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 05/03/2022 02:42:09 PM
// Design Name:
// Module Name: ring counter
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module ring counter(
   input clk,
   input Advance,
   output [3:0] out
   );
   FDRE #(.INIT(1'b1) ) ring3 (.C(clk), .R(1'b0), .CE(Advance),
.D(out[3]), .Q(out[0]));
   FDRE #(.INIT(1'b0)) ring2 (.C(clk), .R(1'b0), .CE(Advance),
.D(out[0]), .Q(out[1]));
   FDRE #(.INIT(1'b0)) ring1 (.C(clk), .R(1'b0), .CE(Advance),
.D(out[1]), .Q(out[2]));
   FDRE #(.INIT(1'b0)) ring0 (.C(clk), .R(1'b0), .CE(Advance),
```

```
.D(out[2]), .Q(out[3]));
```



```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 05/03/2022 02:37:49 PM
// Design Name:
// Module Name: selector
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module selector(
   input [3:0] sel,
   input [15:0] N,
   output [3:0] H
   );
   //H is N[15:12] when sel=(1000)
   //H is N[11:8] when sel=(0100)
   //H is N[7:4] when sel=(0010)
   //H is N[3:0] when sel=(0001)
   assign H[0] = (N[12] \& sel[3]) | (N[8] \& sel[2]) | (N[4] \&
sel[1]) | (N[0] & sel[0]);
```

```
assign H[1] = (N[13] & sel[3]) | (N[9] & sel[2]) | (N[5] &
sel[1]) | (N[1] & sel[0]);
assign H[2] = (N[14] & sel[3]) | (N[10] & sel[2]) | (N[6] &
sel[1]) | (N[2] & sel[0]);
assign H[3] = (N[15] & sel[3]) | (N[11] & sel[2]) | (N[7] &
sel[1]) | (N[3] & sel[0]);
```



```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 05/10/2022 11:21:49 AM
// Design Name:
// Module Name: state machine
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module state machine(
   input clk,
   input btnL,
   input btnR,
   input btnU,
  output dec,
  output inc,
   output idle,
  output start left,
  output both fromL,
  output right fromL,
  output start right,
  output both fromR,
```

```
output left fromR
    );
    wire [6:0] D;
   wire [6:0] Q;
    assign idle = Q[0];
    assign start right = Q[1];
    assign both from R = Q[2];
    assign left from R = Q[3];
    assign start left = Q[4];
    assign both from L = Q[5];
    assign right fromL = Q[6];
    assign inc = Q[6] \& D[0];
    assign dec = Q[3] \& D[0];
    assign D[0] = (Q[4] \& ~btnL \& ~btnR) | (Q[3] \& ~btnL \& ~btnR) |
(Q[6] \& ~btnL \& ~btnR) | (Q[1] \& ~btnL \& ~btnR) | (Q[0] \& ~btnL &
~btnR);
    assign D[1] = (Q[0] \& ~btnL \& btnR) | (Q[1] \& ~btnL \& btnR) |
(Q[2] \& \sim btnL \& btnR);
    assign D[2] = (Q[1] \& btnL \& btnR) | (Q[2] \& btnL \& btnR) |
(Q[3] & btnL & btnR);
   assign D[3] = (Q[2] \& btnL \& ~btnR) | (Q[3] \& btnL \& ~btnR);
    assign D[4] = (Q[0] \& btnL \& ~btnR) | (Q[4] \& btnL \& ~btnR) |
(Q[5] \& btnL \& \sim btnR);
    assign D[5] = (Q[6] \& btnL \& btnR) | (Q[5] \& btnL \& btnR) |
(Q[4] & btnL & btnR);
   assign D[6] = (Q[6] \& ~btnL \& btnR) | (Q[5] \& ~btnL \& btnR);
    FDRE \#(.INIT(1'b1)) state1 (.C(clk), .CE(1'b1), .Q(Q[0]),
.D(D[0]));
    FDRE \# (.INIT(1'b0)) state2 (.C(clk), .CE(1'b1), .Q(Q[1]),
.D(D[1]));
    FDRE \# (.INIT(1'b0)) state3 (.C(clk), .CE(1'b1), .Q(Q[2]),
.D(D[2]);
```

```
FDRE #(.INIT(1'b0) ) state4 (.C(clk), .CE(1'b1), .Q(Q[3]),
.D(D[3]));
   FDRE #(.INIT(1'b0) ) state5 (.C(clk), .CE(1'b1), .Q(Q[4]),
.D(D[4]));
   FDRE #(.INIT(1'b0) ) state6 (.C(clk), .CE(1'b1), .Q(Q[5]),
.D(D[5]));
   FDRE #(.INIT(1'b0) ) state7 (.C(clk), .CE(1'b1), .Q(Q[6]),
.D(D[6]));
```

endmodule



```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 05/04/2022 01:40:45 PM
// Design Name:
// Module Name: time counter
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module time counter(
  input CE,
  input R,
  input clk,
  output [7:0] Q
  );
  wire utc wire;
  countUD8L count1 (.clk(clk), .enable(CE & \sim&Q[5:2]), .Q(Q),
.R(R), .UTC(utc wire));
   //wire [1:0] sel;
```

```
//assign sel[0] = CE;
//assign sel[1] = CE & utc_wire;

//countUD4L count1 (.clk(clk), .enable(CE & ~utc_wire),
.reset(R), .Q(Q), .UTC(utc_wire));
    //countUD4L count2 (.clk(clk), .enable(sel[1]), .reset(R),
.Q(Q[7:4]));
endmodule
```



```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 05/10/2022 11:22:18 AM
// Design Name:
// Module Name: top_level
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module top level(
  input btnR,
   input btnL,
  input btnU,
  input clkin,
  output [6:0] seq,
  output dp,
  output [3:0] an,
  output [15:0] led
   );
  //wires for lab6 clks
  wire clk;
```

```
wire digsel;
   wire qsec;
   //wires for two's comp and neg logic
   wire [6:0] twos final;
   wire [7:0] inc wire;
   wire [6:0] seg wire;
   wire [6:0] seg2 wire;
   //wires for state machine outputs
   wire up, down;
   wire idle wire;
   wire start left wire;
   wire both fromL wire;
   wire right fromL wire;
   wire start right wire;
   wire both fromR wire;
   wire left fromR wire;
   //counter output buses
   wire [15:0] sel_input;
   wire [7:0] time counter wire;
   wire [7:0] turkey counter wire;
   wire btnL wire;
   wire btnR wire;
   wire [3:0] ring wire;
   wire [3:0] sel wire;
   // flip flops for syncronization of buttons
   FDRE #(.INIT(1'b0)) sync L (.C(clk), .CE(1'b1), .Q(btnL wire),
.D(btnL));
   FDRE #(.INIT(1'b0)) sync R (.C(clk), .CE(1'b1), .Q(btnR wire),
.D(btnR));
   assign sel input[15:12] = time counter wire[5:2];
```

```
assign sel input[11:7] = 5'b00000;
   assign sel input[6:0] = twos final;
   assign led[9] = ~btnR;
   assign led[15] = ~btnL;
   assign led[8:0] = 9'b000000000;
   assign led[14:10] = 5'b00000;
   // muxes for negative logic
   m2 1x8 mux1 (.in0(seg wire), .in1(seg2 wire),
.sel(ring wire[2]), .o(seg));
   m2 1x8 mux3 (.in0(7'b1111111), .in1(7'b0111111),
.sel(turkey counter wire[7]), .o(seg2 wire));
   //logic for two's complement
   incrementer inc mod (.in a(~turkey counter wire),
.in b(turkey counter wire[7]), .sum(inc wire));
   m2 1x8 mux2 (.in0(turkey counter wire), .in1(inc wire),
.sel(turkey counter wire[7]), .o(twos final));
   //logic for an
   assign an[0] = ~ring wire[0];
   assign an[1] = ~ring wire[1];
   assign an [2] = \sim (ring wire [2]);
   assign an [3] = \sim (ring wire [3] \& (btnR | btnL));
   assign dp = 1'b1;
   // call all functions
   lab6 clks slowit (.clkin(clkin), .greset(btnU), .clk(clk),
.digsel(digsel), .qsec(qsec));
   time counter to (.clk(clk), .R(~btnR wire & ~btnL wire),
.CE(qsec & (btnL | btnR)), .Q(time counter wire));
   turkey counter turk (.clk(clk), .up(up), .R(btnU), .dw(down),
.Q(turkey counter wire));
```

```
state_machine sm (.clk(clk), .btnR(btnL_wire),
.btnL(btnR_wire), .inc(up), .dec(down), .idle(idle_wire),
.start_left(start_left_wire), .both_fromL(both_fromL_wire),
.right_fromL(right_fromL_wire), .start_right(start_right_wire),
.both_fromR(both_fromR_wire), .left_fromR(left_fromR_wire));

ring_counter rc (.Advance(digsel), .clk(clk), .out(ring_wire));
selector sel (.N(sel_input), .sel(ring_wire), .H(sel_wire));
hex7seg hex (.n(sel wire), .seg(seg wire));
```

endmodule

```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 05/10/2022 11:21:14 AM
// Design Name:
// Module Name: turkey counter
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module turkey counter(
  input up,
  input dw,
  input clk,
  input R,
  output [7:0] Q,
  output [7:0] D,
  output DTC,
  output UTC,
  output Z
  );
  wire [1:0] utc wire;
```

```
wire [1:0] dtc_wire;
wire [7:0] invert;
wire [7:0] c;

assign Z = &(~(Q[7:0]));
assign UTC = utc_wire[1] & utc_wire[0];
assign DTC = dtc_wire[1] & dtc_wire[0];

countUD4L count1 (.clk(clk), .Up(up), .Dw(dw), .reset(R),
.Q(Q[3:0]), .UTC(utc_wire[0]), .DTC(dtc_wire[0]));
countUD4L count2 (.clk(clk), .Up(up & utc_wire[0] & ~dw),
.reset(R), .Dw(dw & dtc_wire[0] & ~up), .UTC(utc_wire[1]),
.DTC(dtc_wire[1]), .Q(Q[7:4]));
```

endmodule



State Machine btal & btal Qy Stal & HAR Q0 1/0 btnL & btnR Total & WANK Idle ه/ ا btnL & btnR  $Q_{l}$ Whole & White btal & HAR R WALK! Total & btak btnf & stnR Qs decement inwement btnR Qz B While to brink btnl & btnr B Wint & Who & binh & bink btnL & btnR btnl & btnR btnL & btnR

State Machine Equations Do = (Qy · (btnL · btnR)) + (Q3 · (btnL · btnR)) + (Q6 · (btnL · btnR)) + (Q1 · (btnL · btnR))  $\begin{array}{l} +\left(Q_{o}\cdot\left(bt_{n}L\cdot bt_{n}R\right)\right)\\ D_{1}=\left(Q_{o}\left(\overline{bt_{n}L}\cdot bt_{n}R\right)\right)+\left(Q_{1}\cdot\left(\overline{bt_{n}L}\cdot bt_{n}R\right)\right)+\left(Q_{2}\cdot\left(\overline{bt_{n}L}\cdot bt_{n}R\right)\right) \end{array}$ Dy = (Qs. (btol · btoR)) + (Qy. (btol · btoR)) Ds = (Q6 · (btal·btaR)) + (Qs · (btal·btaR)) + (Q4 · (btal·btaR)) Do = (Qo (btol btoR)) + (Qo (btol btoR)) + (Qo (btol btoR)) 1111 1111 7- FF 0000 doct

V 11

